Показаны различия между двумя версиями страницы.
| Следующая версия | Предыдущая версия | ||
| wiki:if:espi:start [2024/06/14 14:10] – создано Roman Abakumov | wiki:if:espi:start [2025/10/22 21:52] (текущий) – Roman Abakumov | ||
|---|---|---|---|
| Строка 1: | Строка 1: | ||
| ===== eSPI ===== | ===== eSPI ===== | ||
| - | | https:// | + | {{tablelayout? |
| - | | https:// | + | | Enhanced SPI Master Bus Functional Model |
| - | | https:// | + | | Intel/ |
| + | | Intel eSPI Specification | ||
| + | | SmartDV | ||
| + | | eSPI protocol | ||
| + | |||
| + | {{: | ||
| + | |||
| + | | IT8883E-I | ITE | eSPI to LPC Bridge | [[https:// | ||
| + | | ECE1200 | ||
| + | | F85227 | ||
| + | |||
| + | ===== EHL ===== | ||
| + | The eSPI Target has an Alert Mode bit in its General Capabilities and Configuration | ||
| + | register, which selects between the discrete and in-band Alert# indications. For a single | ||
| + | Initiator – single Target configuration, | ||
| + | works as-is. When two or more targets are present, this bit must be set to 1 by the | ||
| + | eSPI Initiator to ensure that Alert# is signaled by discrete pins (one per target). | ||
| {{indexmenu> | {{indexmenu> | ||